mirror of
				https://github.com/PabloMK7/citra.git
				synced 2025-10-30 21:30:04 +00:00 
			
		
		
		
	Fix read-after-write in SMUAD, SMLAD, SMUSD, SMLSD
This commit is contained in:
		
							parent
							
								
									960297e577
								
							
						
					
					
						commit
						3a45eacb16
					
				
					 1 changed files with 8 additions and 4 deletions
				
			
		|  | @ -5527,28 +5527,32 @@ unsigned InterpreterMainLoop(ARMul_State* cpu) { | |||
| 
 | ||||
|             // SMUAD and SMLAD
 | ||||
|             if (BIT(op2, 1) == 0) { | ||||
|                 RD = (product1 + product2); | ||||
|                 u32 rd_val = (product1 + product2); | ||||
| 
 | ||||
|                 if (inst_cream->Ra != 15) { | ||||
|                     RD += cpu->Reg[inst_cream->Ra]; | ||||
|                     rd_val += cpu->Reg[inst_cream->Ra]; | ||||
| 
 | ||||
|                     if (ARMul_AddOverflowQ(product1 + product2, cpu->Reg[inst_cream->Ra])) | ||||
|                         cpu->Cpsr |= (1 << 27); | ||||
|                 } | ||||
| 
 | ||||
|                 RD = rd_val; | ||||
| 
 | ||||
|                 if (ARMul_AddOverflowQ(product1, product2)) | ||||
|                     cpu->Cpsr |= (1 << 27); | ||||
|             } | ||||
|             // SMUSD and SMLSD
 | ||||
|             else { | ||||
|                 RD = (product1 - product2); | ||||
|                 u32 rd_val = (product1 - product2); | ||||
| 
 | ||||
|                 if (inst_cream->Ra != 15) { | ||||
|                     RD += cpu->Reg[inst_cream->Ra]; | ||||
|                     rd_val += cpu->Reg[inst_cream->Ra]; | ||||
| 
 | ||||
|                     if (ARMul_AddOverflowQ(product1 - product2, cpu->Reg[inst_cream->Ra])) | ||||
|                         cpu->Cpsr |= (1 << 27); | ||||
|                 } | ||||
| 
 | ||||
|                 RD = rd_val; | ||||
|             } | ||||
|         } | ||||
| 
 | ||||
|  |  | |||
		Loading…
	
	Add table
		Add a link
		
	
		Reference in a new issue